Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Ching-Kuan Lee is active.

Publication


Featured researches published by Ching-Kuan Lee.


electronic components and technology conference | 2011

Characterization and reliability assessment of solder microbumps and assembly for 3D IC integration

Ching-Kuan Lee; Tao-Chih Chang; Yu-Jiau Huang; Huan-Chun Fu; Jui-Hsiung Huang; Zhi-Cheng Hsiao; John H. Lau; Cheng-Ta Ko; Ren-Shin Cheng; Pei-Chen Chang; Kuo-Shu Kao; Yu-Lan Lu; Robert Lo; M. J. Kao

In this investigation, Cu/Sn lead-free solder microbumps with 10μm pads on 20μm pitch are designed and fabricated. The chip size is 5mm × 5mm with thousands of microbumps. A daisy-chain feature is adopted for the characterization and reliability Assessment. After pattern trace formation, the microbump is fabricated on the trace by an electroplating technique. A suitable barrier/seed layer thickness is designed and applied to minimize the undercut due to wet etching but still achieve good plating uniformity. With the current process, the undercut is less than 1μm and the bump height variation is less than 10%. In addition, the shear test is adopted to characterize the bump strength, which exceeds the specification. Also, the Cu-Sn lead-free solder micro bumped chip is bonded on a Si wafer (chip-to-wafer or C2W bonding). Furthermore, the micro-gap between the bonded chips is filled with a special underfill. The shear strength of the bonded chips w/o underfill is measured and exceeds the specification. The bonding and filling integrity is further evaluated by open/short measurement, SAT analysis, and cross-section with SEM analysis. The stacked ICs are evaluated by reliability tests, including thermal cycling test (−55⇆125°C, dwell and ramp times = 15 min). Finally, ultra find-pitch (5μm pads on 10μm pitch) lead-free solder microbumping is explored.


electronic components and technology conference | 2007

Chip Embedded Wafer Level Packaging Technology for Stacked RF-SiP Application

Chien-Wei Chien; Li-Cheng Shen; Tao-Chih Chang; Chin-Yao Chang; Fang-Jun Leu; Tsung-Fu Yang; Cheng-Ta Ko; Ching-Kuan Lee; Chao-Kai Shu; Yuan-Chang Lee; Ying-Ching Shih

In this paper, chip to wafer stacking and embedding active components by wafer level technologies were described. The radio frequency (RF) module-like component was chosen as the test vehicle in this study. Analog wafer were treated to less than 50 mum thickness and then singulated. The thin chip were die bonded, by chip stacking method, on to the digital wafer and embedded by lamination of dielectric layers, Aginomoto build up film (ABF) in this case. Laser drilling process was adapted to open the via to the pads on the analog chips and digital wafers. The vias and traces were Cu plated to form the interconnection between the chips and the component IO pads. Results of this study show the benefits of the structure can provide more precise alignment and more reliable chip to wafer stacking without any voids or defects. Meanwhile, the presented wafer level process gives a much simple and cost effective package. Besides, high aspect ratio build up process by multi-layer ABF lamination and Cu interconnection were well developed. By the described process integration, vertical chip stacked and embedded RF module within 300mum thickness, excluding the solder ball, could be demonstrated. All the realization of this small size RF module will be revealed in more detail. Reliability tests such as the 288degC solder dipping and 260degC level 3 preconditioning test were carried out to further clarify the component property. Results of the reliability test and the corresponding failure analysis were described in this paper.


IEEE Transactions on Components, Packaging and Manufacturing Technology | 2012

Wafer Bumping, Assembly, and Reliability of Fine-Pitch Lead-Free Micro Solder Joints for 3-D IC Integration

Ching-Kuan Lee; Tao-Chih Chang; John H. Lau; Yu-Jiau Huang; Huan-Chun Fu; Jui-Hsiung Huang; Zhi-Cheng Hsiao; Cheng-Ta Ko; Ren-Shin Cheng; Pei-Chen Chang; Kuo-Shu Kao; Yu-Lan Lu; Robert Lo; Ming-Jer Kao

In this investigation, Cu-Sn lead-free solder microbumps on 10-μm pads with a 20-μm pitch are designed and fabricated. The chip size is 5 × 5 mm with thousands of microbumps. A daisy-chain feature is adopted for the characterization and reliability assessment. After pattern trace formation, the microbump is fabricated on the trace by an electroplating technique. A suitable barrier/seed layer thickness is designed and applied to minimize the undercut due to wet etching but to still achieve good plating uniformity. With the current process, the undercut is less than 1 μm and the bump height variation is less than 10%. In addition, the shear test is adopted to characterize the bump strength, which exceeds the specification. Also, the Cu-Sn lead-free solder microbumped chip is bonded on an Si wafer using chip-to-wafer bonding technique. Furthermore, the microgap between the bonded chips is filled with a special underfill. The shear strength of the bonded chips without the underfill is measured and it exceeds the specification. The bonding and filling integrity is further evaluated by open/short measurement, scanning acoustic tomography analysis, and cross-section with scanning electron microscopy analysis. The stacked ICs are evaluated by reliability (thermal cycling) test (-55 to 125°C). Finally, ultrafine-pitch (5-μm pads on a 10-μm pitch) lead-free solder microbumping is explored.


electronic components and technology conference | 2014

Process, assembly and electromigration characteristics of glass interposer for 3D integration

Chun-Hsien Chien; Ching-Kuan Lee; Chun-Te Lin; Yu-Min Lin; Chau-Jie Zhan; Hsiang-Hung Chang; Chao-Kai Hsu; Huan-Chun Fu; Wen-Wei Shen; Yu-Wei Huang; Cheng-Ta Ko; Wei-Chung Lo; Yung Jean Rachel Lu

Glass interposer is proposed as a superior alternative to organic and silicon-based interposers for 3DIC packaging in the near future. Because glass is an excellent dielectric material and could be fabricated with large size, it provides several attractive advantages such as excellent electrical isolation, better RF performance, better feasibility with CTE and most importantly low cost solution. In this paper, we investigated the EM performance of Cu RDL line with glass substrate. Three different physical properties of glass materials were used for studying the EM performance of Cu RDL line. The used testing conditions are under 150~170 °C and 300~500mA. The glass type material with best performance was applied for glass interposer process integration and assembly investigation. Therefore, a wafer-level 300mm glass interposer scheme with topside RDLs, Cu TGVs, bottom side RDLs, Cu/Sn micro-bump and PBO passivation has been successfully developed and demonstrated in the study. The chip stack modules with glass interposer were assembled to evaluate their electrical characteristics. Pre-conditioning test was performed on the chip stacking module with the glass interposer to assess the reliability of the heterogeneous 3D integration scheme. All the results indicate that the glass interposer with polymer passivation can be successfully integrated with lower cost processes and assembly has been successfully developed and demonstrated in the study.


electronic components and technology conference | 2012

Assembly process and reliability assessment of TSV/RDL/IPD interposer with multi-chip-stacking for 3D IC integration SiP

Chau-Jie Zhan; Pei-Jer Tzeng; John H. Lau; Ming-Ji Dai; Heng-Chieh Chien; Ching-Kuan Lee; Shang-Tsai Wu; Kuo-Shu Kao; Shin-Yi Huang; Chia-Wen Fan; Su-Ching Chung; Yu-Wei Huang; Yu-Min Lin; Jing-Yao Chang; Tsung-Fu Yang; Tai-Hung Chen; Robert Lo; M. J. Kao

In this study, a 3D IC integration system-in-package (SiP) with TSV/RDL/IPD interposer is designed and developed. Emphasis is placed on the Cu revealing, embedded stress sensors, non-destructive inspection, thermal modeling and measurement, and final assembly and reliability assessments.


ieee international d systems integration conference | 2013

Performance and process characteristic of glass interposer with through-glass-via(TGV)

Chun-Hsien Chien; Hsun Yu; Ching-Kuan Lee; Yu-Min Lin; Ren-Shin Cheng; Chau-Jie Zhan; Peng-Shu Chen; Chang-Chih Liu; Chao-Kai Hsu; Hsiang-Hung Chang; Huan-Chun Fu; Yuan-Chang Lee; Wen-Wei Shen; Cheng-Ta Ko; W. C. Lo; Yung Jean Lu

Primary approach of 3DIC packaging usually adopts organic substrates or silicon interposer as the intermedium between multi-integrated circuits (ICs) and printed circuit board. Current organic substrates face the limitations in poor dimensional stability, trace density and CTE mismatch to silicon. Silicon interposer is a good solution for high-pin-count ICs and high performance applications based on the mature Si technology of advance via formation and fine line Cu damascene multilevel interconnection process, but silicon interposer is limited by high cost. Glass is proposed as ideal interposer material due to high resistivity, low dielectric constant, low insertion loss and adjustable coefficient of thermal expansion (CTE) for the 3DIC assembly integration and most importantly low cost solution, [1-4]. The main focus of this paper is on (a) TGV electrical design, simulation and characterization, (b) wafer level integration in TGV formation, two RDL on the front-side, one RDL on the backside and polymer-based PBO for the passivation, (c) assembly process of silicon chip stack on the glass interposer with Kelvin resistance measurement. The glass interposer was assessed to have excellent electrical characteristics and is potentially to be applied for 3D product applications.


electronic components and technology conference | 2013

Process integration of 3D Si interposer with double-sided active chip attachments

Pei-Jer Tzeng; John H. Lau; Chau-Jie Zhan; Yu-Chen Hsin; Po-Chih Chang; Yiu-Hsiang Chang; Jui-Chin Chen; Shang-Chun Chen; Chien-Ying Wu; Ching-Kuan Lee; Hsiang-Hung Chang; Chun-Hsien Chien; Cha-Hsin Lin; Tzu-Kun Ku; Ming-Jer Kao; Ming Li; Julia Cline; Keisuke Saito; Mandy Ji

A double-sided Si passive interposer connecting active dies on both sides for a 3D IC integration is investigated. This interposer is 100μm-thick with 10μm-diameter TSVs (through silicon vias), 3 RDLs (redistribution layer) on its front-side, 2 RDLs on its backside. It supports 2 active dies on its frontside and 1 active die at its backside. The present study focuses on the process integration of the passive interposer, double-sided chip assembly process, and passive electrical characterization.


international microsystems, packaging, assembly and circuits technology conference | 2013

Investigation of the process for glass interposer

Ching-Kuan Lee; Chun-Hsien Chien; Chia-Wen Chiang; Wen-Wei Shen; Huan-Chun Fu; Yuan-Chang Lee; W. L. Tsai; Jen-Chun Wang; Pai-Cheng Chang; Chau-Jie Zhan; Yu-Min Lin; Ren-Shin Cheng; Cheng-Ta Ko; Wei-Chung Lo; Yung-Jean Lu Rachel

Through glass via (TGV) interposer fabrication processes are critical techniques in 3D-IC integration, providing the short interconnection among different stacked chips and substrate. Nowadays, silicon is a mature material in semiconductor technology, but glass, a dielectric material, provides an attractive option due to its intrinsic characteristics for the advantages of electrical isolation, better RF performance, flexibility with CTE and most importantly low cost solution. In this investigation, the glass interposer by using TSV industry equipment and tooling was evaluated and developed and there are many challenges for processing. For process, the major differences between Glass and Si interposer are method for via formation and isolation. The test vehicle for Glass interposer is successfully processed. Glass material is composed with SiOx, it is good isolation for electrical current. The polymer-based PBO is used for passivation. For structure of glass interposer, there is one RDL on the front-side and backside, respectively. The other structure is 2 RDL on the front-side and one RDL one the backside. The CD of through glass via is 30 μm, it is formed by Corning Co. Cu overburden and Ti barrier are removed by wet etching process. For top RDL (line-width = 20μm), Cu plating process with seed layer (Ti/Cu) wet-etching process is applied. The PBO material is used for passivation, the process temperature is blow 200°C. Top UBM (15μm in diameter; 4μm/5μm-thick Cu/Sn) is formed with a top passivation opening (15μm). The structure is analyzed and demonstrated by SEM analysis. All the results indicate that the glass interposer with polymer passivation can be preceded and the cost for process is cheaper than Si interposer.


IEEE Transactions on Components, Packaging and Manufacturing Technology | 2014

Through-Silicon Hole Interposers for 3-D IC Integration

John H. Lau; Ching-Kuan Lee; Chau-Jie Zhan; Sheng-Tsai Wu; Yu-Lin Chao; Ming-Ji Dai; Ra-Min Tain; Heng-Chieh Chien; Jui-Feng Hung; Chun-Hsien Chien; Ren-Shing Cheng; Yu-Wei Huang; Yu-Mei Cheng; Li-Ling Liao; Wei-Chung Lo; Ming-Jer Kao

In this investigation, a system-in-package (SiP) that consists of a very low-cost interposer with through-silicon holes (TSHs) and with chips on its top and bottom sides (a real 3-D IC integration) is studied. Emphasis is placed on the fabrication of a test vehicle to demonstrate the feasibility of this SiP technology. The design, materials, and process of the top chip, bottom chip, TSH interposer, and final assembly will be presented. Shock and thermal cycling tests will be performed to demonstrate the integrity of the SiP structure.


electronic components and technology conference | 2014

Low-cost TSH (through-silicon hole) interposers for 3D IC integration

John H. Lau; Ching-Kuan Lee; Chau-Jie Zhan; Sheng-Tsai Wu; Yu-Lin Chao; Ming-Ji Dai; Ra-Min Tain; Heng-Chieh Chien; Chun-Hsien Chien; Ren-Shin Cheng; Yu-Wei Huang; Yuan-Chang Lee; Zhi-Cheng Hsiao; W. L. Tsai; Pai-Cheng Chang; Huan-Chun Fu; Yu-Mei Cheng; Li-Ling Liao; Wei-Chung Lo; Ming-Jer Kao

In this investigation, a SiP (system-in-package) which consists of a very low-cost interposer with through-silicon holes (TSHs) and with chips on its top- and bottom-side (a real 3D IC integration) is studied. Emphasis is placed on the fabrication of a test vehicle to demonstrate the feasibility of this SiP technology. The design, materials, and process of the top-chip, bottom-chip, TSH interposer, and final assembly will be presented. Shock and thermal cycling tests will be preformed to demonstrate the integrity of the SiP structure.

Collaboration


Dive into the Ching-Kuan Lee's collaboration.

Top Co-Authors

Avatar

Chau-Jie Zhan

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Cheng-Ta Ko

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Huan-Chun Fu

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Yu-Min Lin

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Wei-Chung Lo

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Yuan-Chang Lee

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Ren-Shin Cheng

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Tao-Chih Chang

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Chia-Wen Fan

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Chun-Hsien Chien

Industrial Technology Research Institute

View shared research outputs
Researchain Logo
Decentralizing Knowledge