Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Chun-Hsien Chien is active.

Publication


Featured researches published by Chun-Hsien Chien.


electronic components and technology conference | 2011

How to select adhesive materials for temporary bonding and de-bonding of 200mm and 300mm thin-wafer handling for 3D IC integration?

W. L. Tsai; Hsiang-Hung Chang; Chun-Hsien Chien; John H. Lau; Huan-Chun Fu; C. W. Chiang; Tzu-Ying Kuo; Y. H. Chen; Robert Lo; M. J. Kao

Handling and shipping thin wafers (≦200μm) through all the semiconductor fabrication and packaging assembly processes are very difficult since thin wafers lose the supporting strength. Usually, the thin wafer is attached to a supporting wafer with adhesive to increase its rigidity and bending stiffness. Thus, adhesive is the key enabling material for thin-wafer handling, and how to select adhesive materials for temporary bonding and de-bonding is the focus in this study. Two sizes of wafers are considered; the 200mm wafers are used to find out the important and unimportant parameters in selecting the adhesive and then apply them to the 300mm wafers. It will be shown that wafer thinning and PECVD (plasma enhanced chemical vapor deposition) in vacuum chamber are the two critical steps for thin-wafer handling. The 300mm wafers are thinned down to 50μm and evaluated in different structures including: (a) blanket wafers, (b) wafers with 80μm solder bumps, and (c) wafers with 20μm micro-bumps and TSVs in 10μm diameter and 40∼50μm pitch. Based on this study, a set of useful process guidelines and recommendations is provided.


electronic components and technology conference | 2014

Process, assembly and electromigration characteristics of glass interposer for 3D integration

Chun-Hsien Chien; Ching-Kuan Lee; Chun-Te Lin; Yu-Min Lin; Chau-Jie Zhan; Hsiang-Hung Chang; Chao-Kai Hsu; Huan-Chun Fu; Wen-Wei Shen; Yu-Wei Huang; Cheng-Ta Ko; Wei-Chung Lo; Yung Jean Rachel Lu

Glass interposer is proposed as a superior alternative to organic and silicon-based interposers for 3DIC packaging in the near future. Because glass is an excellent dielectric material and could be fabricated with large size, it provides several attractive advantages such as excellent electrical isolation, better RF performance, better feasibility with CTE and most importantly low cost solution. In this paper, we investigated the EM performance of Cu RDL line with glass substrate. Three different physical properties of glass materials were used for studying the EM performance of Cu RDL line. The used testing conditions are under 150~170 °C and 300~500mA. The glass type material with best performance was applied for glass interposer process integration and assembly investigation. Therefore, a wafer-level 300mm glass interposer scheme with topside RDLs, Cu TGVs, bottom side RDLs, Cu/Sn micro-bump and PBO passivation has been successfully developed and demonstrated in the study. The chip stack modules with glass interposer were assembled to evaluate their electrical characteristics. Pre-conditioning test was performed on the chip stacking module with the glass interposer to assess the reliability of the heterogeneous 3D integration scheme. All the results indicate that the glass interposer with polymer passivation can be successfully integrated with lower cost processes and assembly has been successfully developed and demonstrated in the study.


ieee international d systems integration conference | 2013

Performance and process characteristic of glass interposer with through-glass-via(TGV)

Chun-Hsien Chien; Hsun Yu; Ching-Kuan Lee; Yu-Min Lin; Ren-Shin Cheng; Chau-Jie Zhan; Peng-Shu Chen; Chang-Chih Liu; Chao-Kai Hsu; Hsiang-Hung Chang; Huan-Chun Fu; Yuan-Chang Lee; Wen-Wei Shen; Cheng-Ta Ko; W. C. Lo; Yung Jean Lu

Primary approach of 3DIC packaging usually adopts organic substrates or silicon interposer as the intermedium between multi-integrated circuits (ICs) and printed circuit board. Current organic substrates face the limitations in poor dimensional stability, trace density and CTE mismatch to silicon. Silicon interposer is a good solution for high-pin-count ICs and high performance applications based on the mature Si technology of advance via formation and fine line Cu damascene multilevel interconnection process, but silicon interposer is limited by high cost. Glass is proposed as ideal interposer material due to high resistivity, low dielectric constant, low insertion loss and adjustable coefficient of thermal expansion (CTE) for the 3DIC assembly integration and most importantly low cost solution, [1-4]. The main focus of this paper is on (a) TGV electrical design, simulation and characterization, (b) wafer level integration in TGV formation, two RDL on the front-side, one RDL on the backside and polymer-based PBO for the passivation, (c) assembly process of silicon chip stack on the glass interposer with Kelvin resistance measurement. The glass interposer was assessed to have excellent electrical characteristics and is potentially to be applied for 3D product applications.


electronic components and technology conference | 2011

Process integration and reliability test for 3D chip stacking with thin wafer handling technology

Hsiang-Hung Chang; Jui-Hsiung Huang; C. W. Chiang; Z. C. Hsiao; Huan-Chun Fu; Chun-Hsien Chien; Y. H. Chen; W. C. Lo; Kuo-Ning Chiang

In this study, a three-dimensional (3D) integrated circuit (IC) chip stacking structure with a through-silicon via (TSV) is proposed. A high aspect ratio, void-free Cu electro-plating technology was achieved through super filling. The aspect ratio of the TSV was larger than eight. For chip stacking, Cu/Sn micro bumps with diameters less than 20 μm were used. Solder shape prediction using surface evolver showed good correlation with experiment results within a 2.5% error. Thin wafer handling technology with thermal plastic material was also adopted in this paper. The outgassing issue for silicon dioxide (SiO2) was improved dramatically when an additional silicon nitride (Si3N4) film deposition was made. Using the slide-off method with thermal plastic thin wafer handling material, an eight-inch wafer with a thickness of less than 50 μm was processed. After the die-saw process, ten chips could be stacked using the die bonder. Thermal cycling reliability test was also conducted with the temperature ranging from −55 to 125 ºC. The reliability life for the proposed structure was 3,777 cycles from the Weibull plot. The average resistance for one interconnection was less than 50 mΩ. A 3D finite element model was also established in this study. The CTE mismatch between the polyimide and the silicon resulted in warpage. The simulation results showed that the maximum von Mises stress occurred at the corner of the TSV which could lead to a failure mode called “copper pumping.” For the von Mises stress in the micro bump, the maximum value occurred between the inter-metallic compound and the substrate copper pad. From the cross-sectional SEM image of the failed sample after thermal cycling test, the failure mode had good correlation with the simulation results. Equivalent plastic strain was around 0.11% in this simulation. As both silicon substrate and silicon chips were used in this study, a small equivalent plastic strain is expected.


electronic components and technology conference | 2013

Process integration of 3D Si interposer with double-sided active chip attachments

Pei-Jer Tzeng; John H. Lau; Chau-Jie Zhan; Yu-Chen Hsin; Po-Chih Chang; Yiu-Hsiang Chang; Jui-Chin Chen; Shang-Chun Chen; Chien-Ying Wu; Ching-Kuan Lee; Hsiang-Hung Chang; Chun-Hsien Chien; Cha-Hsin Lin; Tzu-Kun Ku; Ming-Jer Kao; Ming Li; Julia Cline; Keisuke Saito; Mandy Ji

A double-sided Si passive interposer connecting active dies on both sides for a 3D IC integration is investigated. This interposer is 100μm-thick with 10μm-diameter TSVs (through silicon vias), 3 RDLs (redistribution layer) on its front-side, 2 RDLs on its backside. It supports 2 active dies on its frontside and 1 active die at its backside. The present study focuses on the process integration of the passive interposer, double-sided chip assembly process, and passive electrical characterization.


international microsystems, packaging, assembly and circuits technology conference | 2013

Investigation of the process for glass interposer

Ching-Kuan Lee; Chun-Hsien Chien; Chia-Wen Chiang; Wen-Wei Shen; Huan-Chun Fu; Yuan-Chang Lee; W. L. Tsai; Jen-Chun Wang; Pai-Cheng Chang; Chau-Jie Zhan; Yu-Min Lin; Ren-Shin Cheng; Cheng-Ta Ko; Wei-Chung Lo; Yung-Jean Lu Rachel

Through glass via (TGV) interposer fabrication processes are critical techniques in 3D-IC integration, providing the short interconnection among different stacked chips and substrate. Nowadays, silicon is a mature material in semiconductor technology, but glass, a dielectric material, provides an attractive option due to its intrinsic characteristics for the advantages of electrical isolation, better RF performance, flexibility with CTE and most importantly low cost solution. In this investigation, the glass interposer by using TSV industry equipment and tooling was evaluated and developed and there are many challenges for processing. For process, the major differences between Glass and Si interposer are method for via formation and isolation. The test vehicle for Glass interposer is successfully processed. Glass material is composed with SiOx, it is good isolation for electrical current. The polymer-based PBO is used for passivation. For structure of glass interposer, there is one RDL on the front-side and backside, respectively. The other structure is 2 RDL on the front-side and one RDL one the backside. The CD of through glass via is 30 μm, it is formed by Corning Co. Cu overburden and Ti barrier are removed by wet etching process. For top RDL (line-width = 20μm), Cu plating process with seed layer (Ti/Cu) wet-etching process is applied. The PBO material is used for passivation, the process temperature is blow 200°C. Top UBM (15μm in diameter; 4μm/5μm-thick Cu/Sn) is formed with a top passivation opening (15μm). The structure is analyzed and demonstrated by SEM analysis. All the results indicate that the glass interposer with polymer passivation can be preceded and the cost for process is cheaper than Si interposer.


IEEE Transactions on Components, Packaging and Manufacturing Technology | 2014

Through-Silicon Hole Interposers for 3-D IC Integration

John H. Lau; Ching-Kuan Lee; Chau-Jie Zhan; Sheng-Tsai Wu; Yu-Lin Chao; Ming-Ji Dai; Ra-Min Tain; Heng-Chieh Chien; Jui-Feng Hung; Chun-Hsien Chien; Ren-Shing Cheng; Yu-Wei Huang; Yu-Mei Cheng; Li-Ling Liao; Wei-Chung Lo; Ming-Jer Kao

In this investigation, a system-in-package (SiP) that consists of a very low-cost interposer with through-silicon holes (TSHs) and with chips on its top and bottom sides (a real 3-D IC integration) is studied. Emphasis is placed on the fabrication of a test vehicle to demonstrate the feasibility of this SiP technology. The design, materials, and process of the top chip, bottom chip, TSH interposer, and final assembly will be presented. Shock and thermal cycling tests will be performed to demonstrate the integrity of the SiP structure.


IEEE Transactions on Device and Materials Reliability | 2014

A Novel 3D Integration Scheme for Backside Illuminated CMOS Image Sensor Devices

Cheng-Ta Ko; Zhi-Cheng Hsiao; Hsiang-Hung Chang; Dian-Rong Lyu; Chao-Kai Hsu; Huan-Chun Fu; Chun-Hsien Chien; Wei-Chung Lo; Kuan-Neng Chen

A novel backside-illuminated CMOS image sensor (BSI-CIS) scheme and process are developed and demonstrated. This innovative scheme can be realized without fusion oxide bonding and through-silicon via (TSV) fabrication. This wafer-level TSV-less BSI-CIS scheme includes transparent ultrathin silicon (~ 3.6 μm) and uses several bonding technologies. The characterization and assessment results indicate that the integration scheme possesses excellent electrical integrity and reliability. In addition, good quality results of the image functional test demonstrate the excellent performance of this scheme. This novel scheme also provides a realizable low-cost solution for the next-generation CIS and further 3-D novel BSI-CIS scheme.


2012 3rd IEEE International Workshop on Low Temperature Bonding for 3D Integration | 2012

Low temperature process evaluation for 3DIC integrated thin wafer handling

Y. H. Chen; W. L. Tsai; H. H. Chang; Chun-Hsien Chien; H. C. Fu; C. W. Chiang; W. C. Lo

The goal of temporary wafer bonding for 3DIC thin wafer handling is less topographic issues and high temperature resistance. The wafer thinning and process in vacuum chamber with high temperature are the key for the 3DIC thin wafer handling. In this article a quick adhesive selecting methods, and process improvement results are evaluated and discussed.


electronic components and technology conference | 2014

Low-cost TSH (through-silicon hole) interposers for 3D IC integration

John H. Lau; Ching-Kuan Lee; Chau-Jie Zhan; Sheng-Tsai Wu; Yu-Lin Chao; Ming-Ji Dai; Ra-Min Tain; Heng-Chieh Chien; Chun-Hsien Chien; Ren-Shin Cheng; Yu-Wei Huang; Yuan-Chang Lee; Zhi-Cheng Hsiao; W. L. Tsai; Pai-Cheng Chang; Huan-Chun Fu; Yu-Mei Cheng; Li-Ling Liao; Wei-Chung Lo; Ming-Jer Kao

In this investigation, a SiP (system-in-package) which consists of a very low-cost interposer with through-silicon holes (TSHs) and with chips on its top- and bottom-side (a real 3D IC integration) is studied. Emphasis is placed on the fabrication of a test vehicle to demonstrate the feasibility of this SiP technology. The design, materials, and process of the top-chip, bottom-chip, TSH interposer, and final assembly will be presented. Shock and thermal cycling tests will be preformed to demonstrate the integrity of the SiP structure.

Collaboration


Dive into the Chun-Hsien Chien's collaboration.

Top Co-Authors

Avatar

Hsiang-Hung Chang

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Chau-Jie Zhan

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Cheng-Ta Ko

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Huan-Chun Fu

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Wei-Chung Lo

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Ching-Kuan Lee

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

W. C. Lo

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Ming-Jer Kao

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

Pei-Jer Tzeng

Industrial Technology Research Institute

View shared research outputs
Top Co-Authors

Avatar

W. L. Tsai

Industrial Technology Research Institute

View shared research outputs
Researchain Logo
Decentralizing Knowledge