Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Christopher Seguin is active.

Publication


Featured researches published by Christopher Seguin.


international symposium on the physical and failure analysis of integrated circuits | 2006

Analysis of Failure Mechanism on Gate-Silicided and Gate-Non-Silicided, Drain/Source Silicide-blocked ESD NMOSFETs in a 65nm Bulk CMOS Technology

Junjun Li; David Alvarez; Kiran V. Chatty; Michel J. Abou-Khalil; Robert J. Gauthier; Christian Russ; Christopher Seguin; Ralph Halbach

Electrical and SEM analysis of gate-silicided (GS) and gate-non-silicided (GNS) ESD NMOSFETs in a 65nm bulk CMOS technology show that the failure mechanism switches away from classical drain-to-source filamentation when the silicidation between the silicide-blocked drain/source and the polysilicon gate is avoided. For 2.5V thick oxide devices, drain-to-substrate junction shorting was observed, whereas, for 1.0V thin oxide devices, gate-oxide breakdown failure occurred


international reliability physics symposium | 2005

Study of factors limiting ESD diode performance in 90nm CMOS technologies and beyond

Kiran V. Chatty; Robert J. Gauthier; Christopher S. Putnam; Mujahid Muhammad; Min Woo; Junjun Li; Ralph Halbach; Christopher Seguin

The on-resistance and failure current of electrostatic discharge (ESD) protection diodes in 90 nm and 65 nm bulk CMOS technologies is determined largely by the resistance and failure of metal lines, contacts or vias. With design optimization, P/sup +//N-well ESD diodes fabricated in a 90 nm bulk CMOS technology achieved a forward voltage drop of 1.66 V at 2 A, an on-resistance of 0.27 /spl Omega/ and a 100 ns TLP failure current greater than 5 A with a junction capacitance of only 125 fF, area of 330 /spl mu/m/sup 2/ and anode perimeter of 300 /spl mu/m.


international reliability physics symposium | 2006

Investigation of External Latchup Robustness of Dual and Triple Well Designs in 65nm Bulk CMOS Technology

Dimitris Kontos; Krzysztof Domanski; Robert J. Gauthier; Kiran V. Chatty; Mujahid Muhammad; Christopher Seguin; Ralph Halbach; Christian Russ; David Alvarez

In this work, the effect of design parameters on the internal and external latchup robustness of dual well (DW) and triple well (TW) test structures designed in 65nm bulk CMOS technology is studied. It is found that while both DW and TW latchup structures were robust for a positive-mode external latchup (latchup trigger current, ITRIG > 200mA), TW latchup structures were more susceptible to negative mode external latchup. The ITRIG for the worst case TW latchup structure was ~50% lower compared to a similarly designed test structure in DW. Isolation of injection sources is more efficient in TW as compared to DW design and can be further improved by appropriate design of I/O devices and guard rings surrounding the I/Os


electrical overstress electrostatic discharge symposium | 2007

Design optimization of gate-silicided ESD NMOSFETs in a 45nm bulk CMOS technology

David Alvarez; Kiran V. Chatty; Christian Russ; Michel J. Abou-Khalil; Junjun Li; Robert J. Gauthier; Kai Esmark; Ralph Halbach; Christopher Seguin

Decrease of the drain silicide-blocking-to-gate spacing in gate-silicided-ESD-NMOSFETs improves the TLP and HBM failure levels up to 30%, while no effect is observed when decreasing the source silicide-blocking-to-gate spacing. Failure analysis and simulation results show that current crowding in the drain silicide region accounts for the difference in failure current for the devices.


international soi conference | 2005

Evaluation of ESD characteristics for 65 nm SOI technology

Souvick Mitra; Christopher S. Putnam; Robert J. Gauthier; Ralph Halbach; Christopher Seguin; Akram Salman

With aggressive scaling and continuous drive for higher performance requirements, electrostatic discharge is becoming a major reliability challenge for advanced integrated circuits. Products must be designed with proper ESD protection circuits to provide adequate robustness and as the limits of the device capability are reached, factors like device reliability due to ESD sensitivity became more critical. In this paper, the ESD characteristics of I/O elements in 65nm SOI technology are thoroughly evaluated. With an appropriate design implementation using these discrete elements, industry standard ESD robustness can be achieved.


international soi conference | 2006

I/O Architecture For Improved ESD Protection In Deep Sub-Micron SOI Technologies

Souvick Mitra; Robert J. Gauthier; Akram A. Salman; Christopher S. Putnam; Stephen G. Beebe; Ralph Halbach; Christopher Seguin

In this paper, the I/O structure described is based on a state of the art 65nm SOI technology designed for SRAM and logic applications (Leobandung et al, 2005). It is a twin-well partially depleted SOI (PDSOI) CMOS technology with gate oxide thicknesses of 1.05nm (SG) and 2.35nm (DG)


Microelectronics Reliability | 2009

Design optimization of gate-silicided ESD NMOSFETs in a 45 nm bulk CMOS technology

David Alvarez; Kiran V. Chatty; Christian Russ; Michel J. Abou-Khalil; Junjun Li; Robert J. Gauthier; Kai Esmark; Ralph Halbach; Christopher Seguin

Decrease of the drain silicide-blocking-to-gate spacing in gate-silicided-ESD-NMOSFETs improves the TLP and HBM failure levels up to 30%, while no effect is observed when decreasing the source silicide-blocking-to-gate spacing. Failure analysis and simulation results show that current crowding in the drain silicide region accounts for the difference in failure current for the devices.


international symposium on the physical and failure analysis of integrated circuits | 2007

Failure Analysis of I/O with ESD Protection Devices in Advanced CMOS Technologies

Mujahid Muhammad; Robert J. Gauthier; Kiran V. Chatty; Junjun Li; Christopher Seguin

Many types of ESD protection devices such as diodes, NFETs, SCRs and RC-triggered power clamps having different failure mechanisms are used in advanced CMOS technologies. Circuit schematic analysis and SEM failure analysis are utilized to clearly predict and identify the failing I/O driver/receiver devices and/or the various ESD protection devices during an ESD event.


Microelectronics Reliability | 2006

Analysis of ESD failure mechanism in 65nm bulk CMOS ESD NMOSFETs with ESD implant

David Alvarez; Michel J. Abou-Khalil; Christian Russ; Kiran V. Chatty; Robert J. Gauthier; Dimitris Kontos; Junjun Li; Christopher Seguin; Ralph Halbach

Electrical and SEM analysis of gate-silicided (GS) ESD NMOSFETs in a 65nm bulk CMOS technology show that the failure mechanism changes from source-to-drain filamentation to drain-to-substrate short when a p-type ESD implant (ED) is used. Simulations show that the reason for change in failure mode is the different current and temperature distribution when the device is operated in bipolar mode due to the presence of ED. The size of the drain silicide blocking can be reduced from 3 to 0.75 μm by the use of ED while keeeping the same ESD failure current with the corresponding area saving benefit. When the ED implant extends under the drain contacts, the on-resistance (Ron) of the device can be reduced by ∼50% with respect to a design where ED is not located under the contacts.


SPIE's 1994 Symposium on Microlithography | 1994

Impact of attenuated mask topography on lithographic performance

Richard A. Ferguson; William J. Adair; David S. O'Grady; Ronald M. Martino; Antoinette F. Molless; Brian J. Grenon; Alfred K. K. Wong; Lars W. Liebmann; Alessandro Callegari; Douglas Charles Latulipe; Donna M. Sprout; Christopher Seguin

Experimental evaluations were used in conjunction with rigorous electromagnetic simulations to evaluate the affect of attenuated phase-shifting mask (PSM) fabrication processes on lithographic performance. Three attenuated PSMs were fabricated including a normal leaky- chrome reticle and two novel approaches: a recessed leaky-chrome reticle for reduction of edge scattering and a single-layer reticle employing a hydrogenated amorphous carbon film. Direct aerial image measurements with the Aerial Image Measurement System (AIMSTM), exposures on an SVGL Micrascan 92 deep-UV stepper, and TEMPEST simulations were used to explore the effects of edge-scattering phenomena for the different mask topographies. For each reticle, the process window at a feature size of 0.25 micrometers was evaluated for four basic feature types: nested lines, isolated lines, isolated spaces, and contact holes. Further evaluation of the sidewall profiles and the image size on the mask are required to address these discrepancies.

Collaboration


Dive into the Christopher Seguin's collaboration.

Top Co-Authors

Avatar

Junjun Li

University of Illinois at Urbana–Champaign

View shared research outputs
Top Co-Authors

Avatar

Christian Russ

Intel Mobile Communications

View shared research outputs
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge