Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where James Andrew Yankosky is active.

Publication


Featured researches published by James Andrew Yankosky.


international solid-state circuits conference | 1990

A 50 ns 16 Mb DRAM with a 10 ns data rate

Howard Leo Kalter; John E. Barth; J. Dilorenzo; Charles Edward Drake; John A. Fifield; William Paul Hovis; Gordon Arthur Kelley; Scott C. Lewis; J. Nickel; Charles H. Stapper; James Andrew Yankosky

A 16-Mb DRAM chip fabricated in a 0.5- mu m CMOS process using silicided polysilicon, double metal, and trench storage is described. It incorporates an architecture that supports either 11/11 or 12/10 RAS/CAS (row-address strobe/column-address-strobe) addressing. It is segmented to utilize bit redundancy of 2 lines/137-b lines/half quadrant, and separate word-redundant array of 24 lines/quadrant, providing any-for-any-word-line replacement within a quadrant. It has single-error-correct/double-error-detect (SEC/DED) error checking and correcting (ECC) Hamming odd-weight code/quadrant and either 5-V or 3-V operation. The design provides a RAS access of 50 ns with 16-ns fast-page access, 18-ns static column or toggle of 10 ns at 2.9 V and 85 degrees C. DRAM features are summarized.<<ETX>>


Archive | 1991

Dynamic RAM with on-chip ECC and optimized bit and word redundancy

John E. Barth; Charles Edward Drake; John A. Fifield; William Paul Hovis; Howard Leo Kalter; Scott C. Lewis; Daniel John Nickel; Charles H. Stapper; James Andrew Yankosky


Archive | 1989

Multiple mode-set for IC chip

Robert E. Busch; William Paul Hovis; Theodore Milton Redman; Endre Philip Thoma; James Andrew Yankosky


Archive | 1991

Low power addressing systems

John E. Barth; Charles Edward Drake; William Paul Hovis; Howard Leo Kalter; Gordon Arthur Kelley; Scott C. Lewis; Daniel John Nickel; James Andrew Yankosky


Archive | 1990

Multiple memory mode-set for IC memory chip

Robert E. Busch; William Paul Hovis; Theodore Milton Redman; Endre Philip Thoma; James Andrew Yankosky


Archive | 1991

Addressing devices with low power

John E. Barth; Charles Edward Drake; William Paul Hovis; Howard Leo Kalter; Gordon Arthur Kelley; Scott C. Lewis; Daniel John Nickel; James Andrew Yankosky


Archive | 1991

Dynamischer RAM mit On-Chip-Fehlerprüfung- und -korrektur und mit optimisierender Bit- und Wortredundanz Dynamic RAM with on-chip error checking and correction and with optimisierender bit and word redundancy

John E. Barth; Charles Edward Drake; John A. Fifield; William Paul Hovis; Howard Leo Kalter; Scott C. Lewis; Daniel John Nickel; Charles H. Stapper; James Andrew Yankosky


Archive | 1991

Dynamischer RAM mit On-Chip-Fehlerprüfung- und -korrektur und mit optimisierender Bit- und Wortredundanz

John E. Barth; Charles Edward Drake; John A. Fifield; William Paul Hovis; Howard Leo Kalter; Scott C. Lewis; Daniel John Nickel; Charles H. Stapper; James Andrew Yankosky


Archive | 1991

Dynamic RAM with on-chip error checking and correction and optimisierender bit and word redundancy

John E. Barth; Charles Edward Drake; John A. Fifield; William Paul Hovis; Howard Leo Kalter; Scott C. Lewis; Daniel John Nickel; Charles H. Stapper; James Andrew Yankosky


Archive | 1990

Mehrfache Speichermodusauswahl für IC-Speicherchip. Multiple memory mode select for IC memory chip.

Robert E. Busch; William Paul Hovis; Theodore Milton Redman; Endre Philip Thoma; James Andrew Yankosky

Researchain Logo
Decentralizing Knowledge