Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where William C. Wille is active.

Publication


Featured researches published by William C. Wille.


IEEE Transactions on Semiconductor Manufacturing | 2007

Shallow Trench Isolation for the 45-nm CMOS Node and Geometry Dependence of STI Stress on CMOS Device Performance

Armin Tilke; Chris Stapelmann; Manfred Eller; Karl-Heinz Bach; Roland Hampp; Richard Lindsay; Richard A. Conti; William C. Wille; Rakesh Jaiswal; Maria Galiano; Alok Jain

In the present work, a high aspect ratio process (HARP) using a new O3/TEOS based sub atmospheric chemical vapor deposition process was implemented as STI gapfill in sub-65-nm CMOS. Good gapfill performance up to aspect ratios greater than 10:1 was demonstrated. Since the HARP process does not attack the STI liner as compared to HDP, a variety of different STI liners can be implemented. By comparing HARP with HDP, the geometry dependence of nand p-FET performance due to STI stress is discussed


Archive | 2002

Micro electromechanical switch having self-aligned spacers

Richard P. Volant; David Angell; Donald F. Canaperi; Joseph T. Kocis; Kevin S. Petrarca; Kenneth J. Stein; William C. Wille


Archive | 2003

METHOD FOR FORMING DAMASCENE STRUCTURE UTILIZING PLANARIZING MATERIAL COUPLED WITH DIFFUSION BARRIER MATERIAL

William C. Wille; Daniel C. Edelstein; William J. Cote; Peter Biolsi; John Fritche; Allan Upham


Archive | 2007

Methods of Forming Integrated Circuit Devices Having Ion-Cured Electrically Insulating Layers Therein

Jun-Jung Kim; Joo-Chan Kim; Jae-eon Park; Richard A. Conti; Zhao Lun; Johnny Widodo; William C. Wille; Biao Zuo


Archive | 2003

Magnetic random access memory and method of fabricating thereof

Joachim Nuetzel; Xian Jay Ning; William C. Wille


Archive | 1997

Process of etching an oxide layer

Michael D. Armacost; Tina Wagner; Michael L. Passow; Dominic J. Schepis; Matthew Sendelbach; William C. Wille


Archive | 1999

Field effect transistors with improved implants and method for making such transistors

Diane C. Boyd; Stuart M. Burns; Hussein I. Hanafi; Yuan Taur; William C. Wille


Archive | 2005

Stress engineering using dual pad nitride with selective soi device architecture

Dureseti Chidambarrao; William K. Henson; Kern Rim; William C. Wille


Archive | 1998

Method for making field effect transistors having sub-lithographic gates with vertical side walls

Diane C. Boyd; Stuart M. Burns; Hussein I. Hanafi; Yuan Taur; William C. Wille


Archive | 1999

Anisotropic nitride etch process with high selectivity to oxide and photoresist layers in a damascene etch scheme

Diane C. Boyd; Stuart M. Burns; Hussein I. Hanafi; Waldemar Walter Kocon; William C. Wille; Richard S. Wise

Researchain Logo
Decentralizing Knowledge