Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Di-Hong Lee is active.

Publication


Featured researches published by Di-Hong Lee.


symposium on vlsi technology | 2004

5nm-gate nanowire FinFET

Fu-Liang Yang; Di-Hong Lee; Hou-Yu Chen; Chang-Yun Chang; Sheng-Da Liu; Cheng-Chuan Huang; Tang-Xuan Chung; Hung-Wei Chen; Chien-Chao Huang; Yi-Hsuan Liu; Chung-Cheng Wu; Chi-Chun Chen; Shih-Chang Chen; Ying-Tsung Chen; Ying-Ho Chen; Chih-Jian Chen; Bor-Wen Chan; Peng-Fu Hsu; Jyu-Horng Shieh; Han-Jan Tao; Yee-Chia Yeo; Yiming Li; Jam-Wem Lee; Pu Chen; Mong-Song Liang; Chenming Hu

A new nanowire FinFET structure is developed for CMOS device scaling into the sub-10 nm regime. Accumulation mode P-FET and inversion mode N-FET with 5 nm and 10 nm physical gate length, respectively, are fabricated. N-FET gate delay (CV/I) of 0.22 ps and P-FET gate delay of 0.48 ps with excellent subthreshold characteristics are achieved, both with very low off leakage cur-rent less than 10 nA/ /spl mu/m. Nanowire FinFET device operation is also explored using 3-D full quantum mechanical simulation.


international electron devices meeting | 2003

A 65nm node strained SOI technology with slim spacer

Fu-Liang Yang; Chien-Chao Huang; Hou-Yu Chen; Jhon-Jhy Liaw; Tang-Xuan Chung; Hung-Wei Chen; Chang-Yun Chang; Cheng Chuan Huang; Kuang-Hsin Chen; Di-Hong Lee; Hsun-Chih Tsao; Cheng-Kuo Wen; Shui-Ming Cheng; Yi-Ming Sheu; Ke-Wei Su; Chi-Chun Chen; Tze-Liang Lee; Shih-Chang Chen; Chih-Jian Chen; Cheng-hung Chang; Jhi-cheng Lu; Weng Chang; Chuan-Ping Hou; Ying-Ho Chen; Kuei-Shun Chen; Ming Lu; Li-Wei Kung; Yu-Jun Chou; Fu-Jye Liang; Jan-Wen You

A 65 nm node strained SOI technology with high performance is demonstrated, providing drive currents of 1015 and 500 /spl mu/A//spl mu/m for N-FET and P-FET, respectively, at an off-state leakage of 40 nA//spl mu/m using 1 V operation. The technology employs an aggressively scaled slim spacer of 30 nm width to amplify stress benefits for performance improvement, and to reduce by 10-20 % the layout area for SRAM-cell-like circuits, while maintaining excellent hot carrier immunity and well-controlled short-channel effects. For the first time, we demonstrate that FinFET devices, implicitly implemented in this technology, offer a 8-15 % higher inverter speed compared to planar SOI devices at the same drive current.


international electron devices meeting | 2010

A novel multi deposition multi room-temperature annealing technique via Ultraviolet-Ozone to improve high-K/metal (HfZrO/TiN) gate stack integrity for a gate-last process

L. Wu; K.S. Yew; D. S. Ang; Wei Liu; T.T. Le; T.L. Duan; C.H. Hou; X.F. Yu; Di-Hong Lee; K.Y. Hsu; Jeff J. Xu; Hun-Jan Tao; Min Cao; HongYu Yu

ALD HfZrO high-K fabricated by novel multi deposition multi annealing (MDMA) technique at room temperature in Ultraviolet-Ozone (UVO) ambient is systematically investigated for the first time via both physical and electrical characterization. As compared to the reference gate stack treated by conventional rapid thermal annealing (RTA) @ 600°C for 30 s (with PVD TiN electrode), the devices receiving MDMA in UVO demonstrates: 1) more than one order of magnitude leakage reduction without EOT penalty at both room temperature and an elevated temperature of 125°C; 2) much improved stress induced degradation in term of leakage increase and flat band voltage shift (both room temperature and 125°C); 3) enhanced dielectrics break-down strength and time-dependent-dielectric-breakdown (TDDB) life time. The improvement strongly correlates with the cycle number of deposition and annealing (D&A, while keeping the total annealing time and total dielectrics thickness as the same). Scanning tunneling microscopy (STM) and X-ray photoelectron spectroscopy (XPS) analysis suggest both oxygen vacancies (Vo) and grain boundaries suppression in the MDMA treated samples are likely responsible for the device improvement. The novel room temperature UVO annealing is promising for the gate stack technology in a gate last integration scheme.


symposium on vlsi technology | 2004

45nm node planar-SOI technology with 0.296 /spl mu/m/sup 2/ 6T-SRAM cell

Fu-Liang Yang; Cheng-Chuan Huang; Chien-Chao Huang; Tang-Xuan Chung; Hou-Yu Chen; Chang-Yun Chang; Hung-Wei Chen; Di-Hong Lee; Sheng-Da Liu; Kuang-Hsin Chen; Cheng-Kuo Wen; Shui-Ming Cheng; Chang-Ta Yang; Li-Wei Kung; Chiu-Lien Lee; Yu-Jun Chou; Fu-Jye Liang; Lin-Hung Shiu; Jan-Wen You; King-Chang Shu; Bin-Chang Chang; Jaw-Jung Shin; Chun-Kuang Chen; Tsai-Sheng Gau; Ping-Wei Wang; Bor-Wen Chan; Peng-Fu Hsu; Jyu-Honig Shieh; S.K.H. Fung; Carlos H. Diaz

The first 45nm node planar-SOI technology has been developed with 6T-SRAM cell of 0.296 /spl mu/m/sup 2/. An adequate static noise margin of 120mV is obtained even at 0.6V operation. Fine patterning with line pitch of 130nm and contact pitch of 140nm by optical lithography is demonstrated. Transistors with 30nm gate length and 27nm slim spacer operate at 1V/0.85V with excellent drive currents of 1000/740 and 530/420 /spl mu/A//spl mu/m for N-FET and P-FET, respectively. The P-FET current is the best reported so far.


international soi conference | 2003

Modeling isolation-induced mechanical stress effect on SOI MOS devices

Ke-Wei Su; Kuang-Hsin Chen; Tang-Xuan Chung; Hung-Wei Chen; Cheng-Chuan Huang; Hou-Yu Chen; Chang-Yun Chang; Di-Hong Lee; Cheng-Kuo Wen; Yi-Ming Sheu; Sheng-Jier Yang; Chung-Shi Chiang; Chien-Chao Huang; Fu-Liang Yang; Yu-Tai Chia

In this paper, the mechanical stress effect of SOI MOS devices was analysed. The width dependence of stress effect and drain current shift were evaluated.


Archive | 2005

Semiconductor nano-wire devices and methods of fabrication

Hung-Wei Chen; Yee-Chia Yeo; Di-Hong Lee; Fu-Liang Yang; Chenming Hu


Archive | 2005

FinFET split gate EEPROM structure and method of its fabrication

Di-Hong Lee; Hsun-Chih Tsao; Kuang-Hsin Chen; Hung-Wei Chen


Archive | 2005

Fully Depleted SOI Multiple Threshold Voltage Application

Hao-Yu Chen; Chang-Yun Chang; Di-Hong Lee; Fu-Liang Yang


Archive | 2005

Method for forming an SOI structure with improved carrier mobility and ESD protection

Hung-Wei Chen; Hsun-Chih Tsao; Kuang-Hsin Chen; Di-Hong Lee


Archive | 2004

Semiconductor device employing an extension spacer and a method of forming the same

Kuang-Hsin Chen; Tang-Xuan Zhong; Chien-Chao Huang; Cheng-Kuo Wen; Di-Hong Lee

Collaboration


Dive into the Di-Hong Lee's collaboration.

Researchain Logo
Decentralizing Knowledge