Pei-Chia Chiang
Industrial Technology Research Institute
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Pei-Chia Chiang.
international electron devices meeting | 2009
Yu-Sheng Chen; Heng-Yuan Lee; Pang-Shiu Chen; Pei-Yi Gu; Chih-Wei Chen; Wen-Pin Lin; Wen-Hsing Liu; Yen-Ya Hsu; Shyh-Shyuan Sheu; Pei-Chia Chiang; Wei-Su Chen; Frederick T. Chen; Chenhsin Lien; Ming-Jinn Tsai
A 30×30 nm2 HfOx resistance random access memory (RRAM) with excellent electrical performances is demonstrated for the scaling feasibility in this work. A 1 Kb one transistor and one resistor (1T1R) array with robust characteristics was also fabricated successfully. The device yield of the 1 Kb array is 100%, and the endurance for these devices can exceed 106 cycles by a pulse width of 40 ns. Two effective verification methods, which make a tight distribution of high resistance (RHIGH) and low resistance (RLOW) are proposed for the array to ensure a good operation window. A thin AlOx buffer layer under the HfOx layer was adopted to enhance the read disturb immunity. Without large parasitic capacitance, the 1T1R RRAM devices exhibit excellent program(PGM)/erase(ERS) disturb immunity.
international solid-state circuits conference | 2011
Shyh-Shyuan Sheu; Meng-Fan Chang; Ku-Feng Lin; Che-Wei Wu; Yu-Sheng Chen; Pi-Feng Chiu; Chia-Chen Kuo; Yih-Shan Yang; Pei-Chia Chiang; Wen-Pin Lin; Che-He Lin; Heng-Yuan Lee; Pei-Yi Gu; Sum-Min Wang; Frederick T. Chen; Keng-Li Su; Chenhsin Lien; Kuo-Hsing Cheng; Hsin-Tun Wu; Tzu-Kun Ku; Ming-Jer Kao; Ming-Jinn Tsai
Several emerging nonvolatile memories (NVMs) including phase-change RAM (PCRAM) [1–3], MRAM [4–5], and resistive RAM (RRAM) [6–8] have achieved faster operating speeds than embedded Flash. Among those emerging NVMs, RRAM has advantages in faster write time, a larger resistance-ratio (R-ratio), and smaller write power consumption. However, RRAM cells have large cross-die and within-die resistance variations (R-variations) and require low read-mode bitline (BL) bias voltage (VBL-R) to prevent read disturbance. This work proposes process/resistance variation-insensitive read schemes for embedded RRAM to achieve fast read speeds with high yields. An embedded mega-bit scale (4Mb), single-level-cell (SLC) RRAM macro with sub-8ns read-write random-access time is presented. Multi-level-cell (MLC) operation with 160ns write-ver-ify operation is demonstrated.
international electron devices meeting | 2010
Heng-Yuan Lee; Y. S. Chen; Pang-Shiu Chen; Pei-Yi Gu; Yen-Ya Hsu; Sum-Min Wang; Wen-Hsing Liu; Chen-Han Tsai; Shyh-Shyuan Sheu; Pei-Chia Chiang; Wen-Pin Lin; Chih-He Lin; Wei-Su Chen; Frederick T. Chen; Chiu-Wang Lien; Ming-Jinn Tsai
The memory performances of the HfOX based bipolar resistive memory, including switching speed and memory reliability, are greatly improved in this work. Record high switching speed down to 300 ps is achieved. The cycling test shed a clear light on the wearing behavior of resistance states, and the correlation between over-RESET phenomenon and the worn low resistance state in the devices is discussed. The modified bottom electrode is proposed for the memory device to maintain the memory window and to endure resistive switching up to 1010 cycles.
symposium on vlsi circuits | 2010
Pi-Feng Chiu; Meng-Fan Chang; Shyh-Shyuan Sheu; Ku-Feng Lin; Pei-Chia Chiang; Che-Wei Wu; Wen-Pin Lin; Chih-He Lin; Ching-Chih Hsu; Frederick T. Chen; Keng-Li Su; Ming-Jer Kao; Ming-Jinn Tsai
This work demonstrates the first fabricated macro-level RRAM-based nonvolatile SRAM (nvSRAM) that use a new 8T2R (Rnv8T) cell to achieve fast NVM storage and low VDDmin read/write operations. The Rnv8T cell uses two fast-write low-current RRAM devices, 3D stacked over the 8T, to achieve low store energy with a compact cell area (1.6x that of a 6T cell). A 2T RRAM-switch provides both RRAM control and write-assist functions. This write assist feature enables Rnv8T cell to use read favored transistor sizing against read/write failure at a lower VDD. The fabricated 16Kb Rnv8T macro achieves the lowest store energy and R/W VDDmin (0.45V) than other nvSRAM and “SRAM+NVM” solutions.
IEEE Design & Test of Computers | 2011
Shyh-Shyuan Sheu; Kuo-Hsing Cheng; Meng-Fan Chang; Pei-Chia Chiang; Wen-Pin Lin; Heng-Yuan Lee; Pang-Shiu Chen; Yu-Sheng Chen; Tai-Yuan Wu; Frederick T. Chen; Keng-Li Su; Ming-Jer Kao; Ming-Jinn Tsai
Especially for microcontroller and mobile applications, embedded nonvolatile memory is an important technology offering to reduce power and provide local persistent storage. This article describes a new resistive RAM device with fast write operation to improve the speed of embedded nonvolatile memories.
international conference on electron devices and solid-state circuits | 2009
Jun-Tin Lin; Yi-Bo Liao; Meng Hsueh Chiang; I-Hsuan Chiu; Chia-Long Lin; Wei-Chou Hsu; Pei-Chia Chiang; Shyh-Shyuan Sheu; Yen-Ya Hsu; Wen-Hsing Liu; Keng-Li Su; Ming-Jer Kao; Ming-Jinn Tsai
Design optimization to improve write speed of phase change memory is shown achievable by using a physical yet analytical compact PCM model. Our simulation results suggested that the write speed of continuous pulse programming scheme can be optimized and is superior to slow quenching scheme for multi-level cell application.
Iet Computers and Digital Techniques | 2010
Meng Hsueh Chiang; Yi-Bo Liao; Jun-Tin Lin; Wei-Chou Hsu; C. Yu; Pei-Chia Chiang; Yen-Ya Hsu; Wen-Hsing Liu; Shyh-Shyuan Sheu; K.-Li Su; Ming-Jer Kao; Ming-Jinn Tsai
In this study, the authors propose non-conventional phase-change memory programming schemes using a comprehensive model, which integrates the underlying electrical and thermal theories. Various pulsing schemes aiming to reduce operation power without compromising performance are assessed based on a calibrated model. Our results suggest that optimisation of power consumption can be done simply by design of pulsing techniques.
international symposium on vlsi design, automation and test | 2007
Shyh-Shyuan Sheu; Wen-Han Wang; Pei-Chia Chiang; Keng-Li Su; Ming-Jer Kao; Ming-Jinn Tsai
A 4-Mb with SPI serial interface phase-change memory which is completely compatible with the traditional SPI flash memory is implemented in this study. The peripheral circuit is much simpler than flash memory. The 512 Kb sector erase time is less than 7 ms while the 4 Mb bulk erase time is 80 ms only.
symposium on vlsi circuits | 2009
Shyh-Shyuan Sheu; Pei-Chia Chiang; Wen-Pin Lin; Heng-Yuan Lee; Pang-Shiu Chen; Yu-Sheng Chen; Tai-Yuan Wu; Frederick T. Chen; Keng-Li Su; Ming-Jer Kao; Kuo-Hsing Cheng; Ming-Jinn Tsai
Archive | 2009
Shyh-Shyuan Sheu; Pei-Chia Chiang; Wen-Pin Lin; Chih-He Lin